- Instruction State Flow Diagram!
  - ADD/SUB/MUL/ORA/ANDIMP:



2. ADI:



3. LHI/LLI :



LW! 4.



5. SW .



6٠ BEQ!



JAL:



9. 1:



8. JLR!



## Dataflow and Control

Mem\_read PC ----> Mem\_add ress So:

mem\_data -> IR IR-en

Su: PC - ALU-A ADD(ALU) +2 -> ALU\_B

ALU\_C ->PC PC-en

IRq-11 -- RF\_A1 S1: IRG-8 --- RF\_A2

> RF\_D1 ->T1 TI-en

> T2-en  $RF_D2 \longrightarrow T2$

· Register file is always readable no enable for read! enable required while writing.

T1 --- ALU\_A OP ERATION(ALU) S2: T2 -> ALU\_B

> T3-en ALU\_C -> T3

IR12-14 -> ALU\_sel

IR3-5 -> RF\_A3 S3: RF-en · here operation can be ADD/GUB/MUL/IMP/OR/AD

 $T_3 \longrightarrow RF-D_3$ 

T1 ---> ALU-A 54: ADD (ALU) IROS -> SE6 -> ALU-B T3.en ALU-C -> T3

oses w for sign expension of obit imm. to 16-bit '

S5: IR6-8 -> RF\_A3

T3 -> RF\_ D3 AF-en

IR12 -> concat\_sel S6: IRq11 -> RF\_A3

IR --- concat\_in RF\_en concat\_out -> RF\_D3

 $S_1: T_2 \longrightarrow ALU_-A$ IRO-5 -> SEG -> ALU-B ALU-C -> T3

ADD (ALU)

T3-en

T3 -> Mem-address Sg:

Mem-read

mem\_data - Tz

T3-en

T3 -> RF\_D3 Sq:

IR9-11 ---> RF\_A3

RF-cn

Tg -> Mem-address Sto!

Mem-write

 $T_1 \longrightarrow mem_- data$ 

 $T_1 \longrightarrow ALU-A$ S11:

SUB (ALU)

·Misel is the selection line for a MUX which occurs in BEG split .

T2 -> ALU\_B

7 -> M1-sel

ADD(ALU)

PC -> ALU-A 512:

IR50 -> SE6 -> 13-> ALU\_B

· Z is the Zero flag, it is 1 if

A-B=0 .

ALU\_C -> PC

PC-en

· 1s is a left shift operator to multiply imm with 2 .

IR9-11 -- RF\_A3 S13:

PC -> RF\_D3

RF-en

PC -> ALU-A SIA:

IRO-8 -> SE9 -> 13 -> AW-B

ALU-C -> PC

· SE9 is signextender for qbit imm. to 16 bits .

IR6-8 -> RF\_A2 SIB

pc-en

RF\_D2 -> PC



## Components

1. Program counter (p.c): contains the next instruction's pointer. Has an enable pin 'pc-en', PC can be updated only when 'pc-en' is active '



2. SEG:

say input is 010000, output is 0000 0000 0001 0000.

3. SE9:

4. 15: Left shifts the 16 bit number to multiply by 2.



5. multiple multiplexers of different orders are going to be used like a 16bit 4x1\_MUX.



6. ALU: This performs ADD, SUM, MUL, AND, ORA, IMP and it how a (7) zero flag.





8. FSM: Shown in the direcgram.

So is the reset state.

Su -> updates PC by adding 2.

9. Datapath:
Combines all units like ALU, MUXs, RF, PC, IR etc.

10. IR:

Different combinations

of the output vectors

with diffent dimensions

